



**UC Berkeley Teaching Professor** Dan Garcia

**Great Ideas** Computer Architecture (a.k.a. Machine Structures)



**Teaching Professor** Lisa Yan

#### Caches III







#### The way to remember #s

#### What is $2^{37}$ ?

How many bits to address (I.e., what's ceil log<sub>2</sub> (= lg) of) 2.5 TiB?

#### Answer! 2<sup>XY</sup> means...

$$X=1 \Rightarrow kibi \sim 10^3$$

$$X=2 \Rightarrow mebi \sim 10^6$$

$$X=3 \Rightarrow gibi \sim 10^9$$

$$X=4 \Rightarrow \text{tebi} \sim 10^{12}$$

$$X=5 \Rightarrow pebi \sim 10^{15}$$

$$X=6 \Rightarrow exbi \sim 10^{18}$$

$$X=7 \Rightarrow zebi \sim 10^{21}$$

$$X=8 \Rightarrow yobi \sim 10^{24}$$

$$Y=1 \Rightarrow 2$$

$$Y=2 \Rightarrow 4$$

$$Y=3 \Rightarrow 8$$

$$Y=4 \Rightarrow 16$$

$$Y=5 \Rightarrow 32$$

$$Y=6 \Rightarrow 64$$

$$Y=7 \Rightarrow 128$$

$$Y=8 \Rightarrow 256$$

$$Y=9 \Rightarrow 512$$







# Direct Mapped Example



#### Accessing data in a direct mapped cache

- Ex.: 16KB of data, direct-mapped, 4 word blocks
  - Can you work out height, width, area?
- Read 4 addresses
  - 1.  $0 \times 00000014$
  - $2. 0 \times 0000001C$
  - 3. 0x00000034
  - 4. 0x00008014
- Memory values here:









#### Accessing data in a direct mapped cache

- 4 Addresses:
- □ 0x00000014, 0x0000001C, 0x00000034, 0x00008014

Tag

- 4 Addresses divided (for convenience) into Tag, Index, Byte Offset fields
  - 000000000000000000
     0000000001
     0100

     0000000000000000
     000000001
     1100

     0000000000000000
     000000001
     0100



Offset

Index



#### Example: 16 KB Direct-Mapped Cache, 16B blocks

Valid bit: determines whether anything is stored in that row (when computer initially powered up, all entries invalid)

| Index      | Tag           | 0xc-f | d-8x0 | 0x4-7 | 0x0-3 |
|------------|---------------|-------|-------|-------|-------|
| 0          |               |       |       |       |       |
| 1 0        |               |       |       |       |       |
| 2 0        |               |       |       |       |       |
| 3 0        |               |       |       |       |       |
| 4 0        |               |       |       |       |       |
| 5 <u>0</u> |               |       |       |       |       |
| 6 0        |               |       |       |       |       |
| 7 0        |               |       |       |       |       |
|            |               |       | •••   |       |       |
| 1022 0     | $\overline{}$ |       |       |       |       |
| 1023 0     |               |       |       |       |       |







#### 1. Read 0x0000014

| <ul> <li>00000000000000000 000000001</li> <li>Valid</li> </ul> |        |       |       |       |       |
|----------------------------------------------------------------|--------|-------|-------|-------|-------|
|                                                                | c Tag  | 0xc-f | 0x8-b | 0x4-7 | 0x0-3 |
| 0                                                              | 0      |       |       |       |       |
| 1                                                              | 0      |       |       |       |       |
| <b>2 3</b>                                                     | 0      |       |       |       |       |
| 3                                                              | 0      |       |       |       |       |
| 4                                                              | 0      |       |       |       |       |
| 5                                                              | 0      |       |       |       |       |
| 6                                                              | 0      |       |       |       |       |
| 7                                                              | 0      |       |       |       |       |
|                                                                |        |       | •••   |       |       |
|                                                                | 0      |       |       |       |       |
| 1023                                                           | $\cap$ |       |       |       |       |







#### So we read block 1 (000000001)









#### No valid data

Offset Tag Index Valid 0x8-b0x4-70x0-3Index Tag 0xc-f ••• **1022** 0 **1023** 0







## So load that data into cache, setting tag, valid









#### Read from cache at offset, return word b









# 2. Read 0x000001C = 0...00 0..001 1100

0000000000000000 000000001 1100 Index Offset Tag Valid d-8x00x4-70x0 - 3Index 0xc-fTag 0 ••• **1022** 0 **1023** 0







#### Index is Valid

Taa Index Offset Valid 0x8-b0x4-70x0-3Index 0xc-fTag a ••• **1022** 0 **1023** 0







#### Index is Valid, Tag Matches









#### Index is Valid, Tag Matches, return d









#### 3. Read 0x00000034 = 0...00 0..011 0100

0100 Index Offset Tag Valid 0x8-b0x4-70x0 - 3Index Tag 0xc-f0 2 3 4 ••• ••• **1022** 0 **1023** 0







#### So read block 3









#### No valid data









#### Load that cache block, return word f









#### 4. Read $0x00008014 = 0...10 \ 0..001 \ 0100$

**-** 0000000000000010 **000000001** 0100 Index Offset Tag Valid 0x8-b0x4-70x0 - 3Index 0xc-fTag 0 4 ••• ••• **1022** 0 **1023** 0







#### So read Cache Block 1, Data is Valid









#### Cache Block 1 Tag does not match (0 $\neq$ 2)









# Miss, so replace block 1 with new data & tag









#### And return word J









#### Do an example yourself. What happens?

Chose from: Cache: Hit, Miss, Miss w. replace

Values returned: a ,b, c, d, e, ..., k, l

- Read address 0x00000000 ?
  00000000000000000 0000000011 0000

#### Index

| 0           | 0 |   |   |   |   |   |
|-------------|---|---|---|---|---|---|
| 1           | 1 | 2 |   | k |   | i |
| 2           | 0 |   |   |   |   |   |
| 3           | 1 | 0 | h | g | f | е |
| 3<br>4<br>5 | 0 |   |   |   |   |   |
| 5           | 0 |   |   |   |   |   |
| 6           | 0 |   |   |   |   |   |
| 7           | 0 |   |   |   |   |   |







#### **Answers**

0x00000030 a <u>hit</u>

Index = 3, Tag matches, Offset = 0, value = e

0x0000001c a miss

Index = 1, Tag mismatch, so replace from memory, Offset = **0**xc, value = d

- Since reads, values must = memory values whether or not cached:

Memory Address (hex) Value of Word 0000010 0000001 00000018 000001C ••• 0000030 00000034 0000038 000003C ••• 00008010 00008014 00008018





0000801C

# Writes, Block Sizes, Misses



#### Multiword-Block Direct-Mapped Cache

Four words/block, cache size = 4K words



What kind of locality are we taking advantage of?







#### What to do on a write hit?

#### Write-through

Update both cache and memory

#### Write-back

- update word in cache block
- allow memory word to be "stale"
- add 'dirty' bit to block
  - memory & Cache inconsistent
  - needs to be updated when block is replaced
- ...OS flushes cache before I/O...
- Performance trade-offs?







#### **Block Size Tradeoff**

#### Benefits of Larger Block Size

- Spatial Locality: if we access a given word, we're likely to access other nearby words soon
- Very applicable with Stored-Program Concept
- Works well for sequential array accesses

#### Drawbacks of Larger Block Size

- Larger block size means larger miss penalty
  - on a miss, takes longer time to load a new block from next level
- If block size is too big relative to cache size, then there are too few blocks
  - Result: miss rate goes up







## Extreme Example: One Big Block



- Cache Size = 4 bytes Block Size = 4 bytes
  - Only ONE entry (row) in the cache!
- If item accessed, likely accessed again soon
  - But unlikely will be accessed again immediately!
- The next access will likely to be a miss again
  - Continually loading data into the cache but discard data (force out) before use it again
  - Nightmare for cache designer: Ping Pong Effect







#### **Block Size Tradeoff Conclusions**





# Types of Cache Misses (1/2)

- "Three Cs" Model of Misses
- 1st C: Compulsory Misses
  - occur when a program is first started
  - cache does not contain any of that program's data
     yet, so misses are bound to occur
  - can't be avoided easily, so won't focus on these in this course
  - Every block of memory will have one compulsory miss (NOT only every block of the cache)







# Types of Cache Misses (2/2)

#### 2<sup>nd</sup> C: Conflict Misses

- miss that occurs because two distinct memory addresses map to the same cache location
- two blocks (which happen to map to the same location)
   can keep overwriting each other
- big problem in direct-mapped caches
- how do we lessen the effect of these?

#### Dealing with Conflict Misses

- Solution 1: Make the cache size bigger
  - Fails at some point
- Solution 2: Multiple distinct blocks can fit in the same cache Index?







# Fully Associative Caches



# Fully Associative Cache (1/3)

#### Memory address fields:

- Tag: same as before
- Offset: same as before
- Index: non-existant

#### What does this mean?

- no "rows": any block can go anywhere in the cache
- must compare with all tags in entire cache to see if data is there







# Fully Associative Cache (2/3)

- Fully Associative Cache (e.g., 32 B block)
  - compare tags in parallel









# Fully Associative Cache (3/3)

#### Benefit of Fully Assoc Cache

No Conflict Misses (since data can go anywhere)

#### Drawbacks of Fully Assoc Cache

 Need hardware comparator for every single entry: if we have a 64KB of data in cache with 4B entries, we need 16K comparators: infeasible







#### Final Type of Cache Miss

#### 3<sup>rd</sup> C: Capacity Misses

- miss that occurs because the cache has a limited size
- miss that would not occur if we increase the size of the cache
- sketchy definition, so just get the general idea
- This is the primary type of miss for Fully Associative caches.







## How to categorize misses

# Run an address trace against a set of caches:

- First, consider an infinite-size, fully-associative cache. For every miss that occurs now, consider it a compulsory miss.
- Next, consider a finite-sized cache (of the size you want to examine) with full-associativity. Every miss that is not in #1 is a capacity miss.
- Finally, consider a finite-size cache with finiteassociativity. All of the remaining misses that are not #1 or #2 are conflict misses.
- (Thanks to Prof. Kubiatowicz for the algorithm)





# L25 For a given cache size: a larger block size can cause a lower hit rate than a smaller one You can often make your code run faster if you know your computer's cache size

Spatial locality means keep the most recent data closer to the processor



#### And in Conclusion...

- 1. Divide into T | O bits, Go to Index = |, check valid
  - 1. If 0, load block, set valid and tag (COMPULSORY MISS) and use offset to return the right chunk (1,2,4-bytes)
  - 2. If 1, check tag
    - 1. If Match (HIT), use offset to return the right chunk
    - If not (CONFLICT MISS), load block, set valid and tag, use offset to return the right chunk



